# **Single Cycle Datapath Questions**

## F20: New Single Cycle Datapath

LC2K++ replaces the noop instruction in LC2K with the following new **I-type** instruction to help implement loops.

Points: /20

```
binc regA regB offset
```

binc's execution semantics is as follows:

```
if (regA == regB) {
         PC = PC + 1 + offset;
}
else {
         PC = PC + 1;
         regA++;
}
```

I. Write the equivalent LC2K assembly code for "binc 1 2 3". You may use reg4 as a temporary register and you may add ".fill" into the data section. [2 pts]

```
Text Section
```

```
beq 1 2 5
lw 0 4 one
add 1 4 1

Another correct answer:
lw 0 4 one
beq 1 2 4
add 1 4 1

Another correct answer:
beq 1 2 eq
lw 0 4 one
add 1 4 1
beq 0 0 1
eq beq 0 0 3
```

#### Data section

```
one .fill 1
```

II. Modify the datapath to support binc and all the original LC2K instructions, except noop. You may use an additional ALU2 and you can extend two of the MUXes with an additional input.



If part a uses solution 1([regA], 1) or incorrect, part b and c will be graded based on the solution 1. If part a uses solution 2([regA], [regB]), part b and c will be graded based on the solution 2.

a. Specify the input wires to ALU2 in terms labels shown in the picture or a constant: [3 pts]

| [regA], constant 1 [regA], [regB] | [regA], constant | nt 1 | [regA], | [regB] |
|-----------------------------------|------------------|------|---------|--------|
|-----------------------------------|------------------|------|---------|--------|

b. Specify the MUXes that are extended with additional inputs (MUX1, MUX2, MUX3, and/or MUX4), and the new input connected to them. Use the labels in the picture.[4 pts]

| Extended MUX# | New Input Wire<br>Connected | Extended MUX# | New Input Wire<br>Connected |  |
|---------------|-----------------------------|---------------|-----------------------------|--|
| MUX1          | regA                        | MUX1          | regA                        |  |

| MUX2 | ALU2_out | MUX3 | Constant 1 |
|------|----------|------|------------|
|------|----------|------|------------|

c. Determine the control signals for binc instruction that is stored in ROM.

Assume the **select signal** for any new MUX input is '10'.

Register\_En\_ROM is given.

Control for ALU: add: 0; nor: 1

[4 pts]

| PC_en | MUX1 | MUX2 | MUX3 | Register_<br>En_ROM | ALU1 | ALU2 | Data<br>Mem_en | Data<br>Mem_R/W |
|-------|------|------|------|---------------------|------|------|----------------|-----------------|
| 1     | 10   | 10   | 1    | 0                   | X    | 0    | 0              | X               |
| 1     | 10   | 1    | 10   | 0                   | 0    | X    | 0              | Х               |

d. Describe the boolean equation for determining the following control signals for binc.

Register\_En\_ROM is a control signal stored in ROM.

[4 pts]

MUX4 select = { (opcode == beq) && EQ)} OR { (opcode == binc) & EQ }

Register\_En = Register\_En\_ROM OR { (opcode == binc) && !EQ\_\_}

(This is the logic for combination logic box shown in picture)

e. Assume the following latencies. What is the minimum delay for binc instruction when regA is not equal to regB? [3 pts]

| 109/1101101044441   | o logs [o plo] |           |           |
|---------------------|----------------|-----------|-----------|
| Instruction Memory  | 10ns           | 15ns      | 20ns      |
| Register File Read  | 5ns            | 10ns      | 10ns      |
| ALU1                | 15ns           | 15ns      | 15ns      |
| ALU2                | 15ns           | 15ns      | 15ns      |
| Data Memory         | 10ns           | 20ns      | 15ns      |
| Register File Write | 15ns           | 10ns      | 10ns      |
|                     | Version 1      | Version 2 | Version 3 |

For all solutions, ALU1 & ALU2 can compute in parallel

Version 1:

Instruction Mem + Register File Read + ALU1 + Register File Write = 10 + 5 + 15 + 15 = 45ns

Version 2:

Instruction Mem + Register File Read + ALU1 + Register File Write = 15 + 10 + 15 + 10 = 50ns

Version 3: Instruction Mem + Register File Read + ALU1 + Register File Write + Instruction Mem

+ Register File Read + ALU1 + Register File Write = 20 + 10 + 15 + 10 = 55ns

#### F19: The Mad Ladd [17 points]

The mad genius Finbarr Calamitous, tired of writing multiple instructions to sequentially load and add, has designed a new instruction to replace noop:

#### ladd = reg[destReg] = mem[regA] + mem[regB]

Unfortunately, Calamitous has not completed his modifications to the datapath to accommodate his plans. To help him implement this new instruction, you will need to add exactly **one 2:1** mux (mux A) and **one 3:1** mux (mux B) to Calamitous' schematics. Draw legibly. Note that the datapath section for branching is not shown to make the diagram easier to read. You may assume that part is unchanged. The add, lw, sw, and nor instructions must still be possible to implement.



- a. Add the two MUXes to the diagram. Draw neatly and carefully. [6]
- b. Using the original LC2K assembly language, write as short a code segment as possible that does the same thing as the instruction "ladd 1 2 3". You can use reg4 as a temp register [3]

```
lw 1 4 0
lw 2 5 0
add 4 5 3
Or avoiding temps:
lw 1 1 0
lw 2 2 0
add 1 2 3
```

c. Say that the data path changes caused the clock period to change from 8ns (original LC2K) to 9ns (above data path). Say Finbarr Calamitous has a program where 10% of the instructions are ladd instructions. That program takes exactly 1 second to run on the new data path. How long would it take to run on the original data path if you replaced the ladd instructions with original LC2K instructions as you did in part b? Clearly show your work. [8]

 $(0.9 + 0.1 \times 3) 8/9 = 1.07$  seconds

# **Multi-Cycle Datapath Questions**

W18: Multi-cycle datapath Points: \_\_\_/ 20



Suppose we want to add support for pre- and post-incrementing load and store instructions to LC2K using the following format:

a. Adding these instructions requires additional hardware. Add up to 2 additional wires on the above diagram to accomplish these instructions with the minimum number of additional cycles. (Do not modify the ALU, Memory, PC, ALU result, or Register File. Do not add any additional MUXes.) Circle the letter of any muxes you modify and describe what you are changing:

Changed mux(es): B F G I J

Extend mux F to pass rA as the destination register.

Extend mux I to pass ALUresult back into it.

Partial credit: Extend mux F only and add an extra cycle

b. What operations occur in each cycle for a **pre-increment load word**? (Use the minimum number of cycles.)

| Cycle 1 | Fetch                                                          |
|---------|----------------------------------------------------------------|
| Cycle 2 | Decode                                                         |
| Cycle 3 | Compute rA + 1 and store in ALUresult                          |
| Cycle 4 | Save ALUresult to rA; Compute ALUresult + sign-extended offset |
| Cycle 5 | Start memory load using the address from ALUresult             |
| Cycle 6 | Write data from memory to rB                                   |
| Cycle 7 |                                                                |
| Cycle 8 |                                                                |

### Partial credit: rA writeback and ALUresult + offset in separate cycles

c. What operations occur in each cycle for a **post-increment store word**? (Use the minimum number of cycles.)

| Cycle 1 | Fetch                                                             |
|---------|-------------------------------------------------------------------|
| Cycle 2 | Decode                                                            |
| Cycle 3 | Add rA + sign-extended offset and store in ALUresult              |
| Cycle 4 | Write rB to memory at the address from ALUresult ; Compute rA + 1 |
| Cycle 5 | Save ALUresult to rA                                              |
| Cycle 6 |                                                                   |
| Cycle 7 |                                                                   |
| Cycle 8 |                                                                   |

Partial credit: Memory write and and rA + 1 in separate cycles





Imagine that we add a new LC2K instruction "madd", with opcode value of 0b111 (replacing noop) with following functionality:

Read memory at address [regA + offset] and increment regB by the value from memory. madd regA regB offset //regB = regB + Mem[regA + offset]

**Example:** madd 1 2 10 //r2 = r2 + Mem[r1 + 10]

The "madd" instruction is an I-type instruction and will have the following machine code format:

| unused | opcode | regA  | regB  | offset | 7 |
|--------|--------|-------|-------|--------|---|
| 31-25  | 24-22  | 21-19 | 18-16 | 15-0   |   |

a) Using the standard multi-cycle LC2K datapath shown above, make at most 2 additional connections between the labeled wires (labeled A-E) and the inputs of the labeled muxes (labeled M1,M2) to implement the madd instruction.

Fill in the blanks. If less than 2 connections are needed, then leave lines blank.

Connect wire \_\_C\_ with input of mux \_\_M1\_\_

Connect wire \_\_\_\_\_ with input of mux \_\_\_\_\_

b) Write the control signals for all the cycles needed to perform a "madd" operation on the modified multi-cycle datapath after your connections from part (a) have been added to the hardware.

#### **Assumptions**

- The top mux input is selected when all mux control bits are 0.
- All connections added to muxes have been added at the bottom of the mux. If a mux has multiple connections added to it from part (a), then the later alphabet wire will be at the bottom.
- The number of select bits for extended muxes might need to be increased MUX (dest): 0 selects regB and 1 selects destReg
- Mem (r/w): 0 for read and 1 for write.
- ALU (op): 0 for add and 1 for nor

**Hint:** If you've added more inputs to a mux, make sure the number of control bits for the modified mux is correct.

| PC<br>(en) | MUX<br>(addr) | MEM<br>(en) | MEM<br>(r/w) | IR<br>(en) | MUX<br>(dest) | MUX<br>(rdata) | Reg<br>(write en) | MUX<br>(alu1) | MUX<br>(alu2) | ALU<br>(op) |
|------------|---------------|-------------|--------------|------------|---------------|----------------|-------------------|---------------|---------------|-------------|
| 0          | 0             | 1           | 0            | 1          | Х             | Х              | 0                 | 00            | 01            | 0           |
| 1          | Х             | 0           | Х            | 0          | Х             | Х              | 0                 | XX            | XX            | Х           |
| 0          | X             | 0           | X            | 0          | X             | X              | 0                 | 01            | 11            | 0           |
| 0          | 1             | 1           | 0            | 0          | Х             | Х              | 0                 | XX            | XX            | Х           |
| 0          | Х             | 0           | X            | 0          | Х             | Х              | 0                 | 10            | 00            | 0           |
| 0          | Х             | 0           | X            | 0          | 0             | 1              | 1                 | XX            | XX            | X           |
|            |               |             |              |            |               |                |                   |               |               |             |

//cycle 3: [ALU\_Result] = [regA] + offset

//cycle 4: [DATA\_REG] = MEM[ALU\_Result]

//cycle 5: [ALU\_Result] = [DATA\_REG] + [regB]

//cycle 6: [regB] = [ALU\_Result]

## W20: The Negator

A mysterious villain has appeared--going only by the name "The Negator". The goal of this mystery figure is to flip the sign of all the values currently in memory. His first step will be to load the value he wants to change into a register. However, to finish the task, he will need a new instruction. The new instruction, **neg**, is defined as follows:

Points: /25

neg regB offset // mem[offset] = -regB

Read the value of regB and store **negative** regB into the memory address offset.

**Example:** neg 2 4 // mem[4] = -r2



To support this new instruction, The Negator has to modify the above multicycle datapath

// cycle 3: calculate regB nor regB, store into ALUresult

// cycle 4: calculate ALUresult + 1, store back into ALUresult

// cycle 5: store ALUresult into Memory[offset]

The below solution is derived by attaching a wire from regB to Mux (alu1)

Another solution would be to have MUX (alu2) be 10 in cycle 3 (nor with 0)

Alternate solutions include attaching a wire from a constant value of 0 to Mux (alu1) with the same control signals currently

<sup>\*\*</sup>Two solutions possible: Routing "0" or "RegB" to MUX\_ALU1, please give both solutions full points.

<sup>\*\*</sup>Watch out for MUX\_ALU1 select bits in part (b) table - because any order of ALU\_result and RegB is correct (select bits will be different) and should get full points.

(a) To support **neg** instruction, you can **only modify the MUXes** (and add any necessary connections to them) **in the table below** and **add only one new MUX**. Note that none of the MUXes should have more than four inputs to them. Describe your changes to datapath below. Note neg takes 5 cycles to complete in the new datapath.

| MUX name  | Modified (Yes/ No) | Connections added/removed                                                             |
|-----------|--------------------|---------------------------------------------------------------------------------------|
| MUX_addr  | Yes                | Add input from "sign extend" wire, which represents offset                            |
| MUX_dest  | No                 | N/A                                                                                   |
| MUX_rdata | No                 | N/A                                                                                   |
| MUX_alu1  | Yes                | Add inputs from regB/0 (ctrl 10) and AluResult (11)                                   |
| NEW_MUX   | Added New          | Add input from regB (0) and AluResult (1) and feed output in to the data field in mem |

**(b)** Write the control signals for all the cycles needed for the "neg" instruction on the modified datapath after your connections have been added.

You can assume the following things:

- The top mux input is selected when all mux control bits are 0
- All connections added to any mux are added at the bottom of the mux
- The select bits for extended muxes may need to be increased from the original mux
- Mem (r/w): 0 for read, 1 for write
- ALU (op): 0 for add and 1 for nor

# Hint. If you've added more inputs to the MUX, make sure the number of control bits for the modified mux is correct

| PC<br>(en) | MUX<br>(addr) | MEM<br>(en) | MEM<br>(r/w) | IR<br>(en) | MUX<br>(dest) | MUX<br>(rdata) | Reg<br>(write en) | MUX<br>(alu1) | MUX<br>(alu2) | ALU<br>(op) | NEW_<br>MUX |
|------------|---------------|-------------|--------------|------------|---------------|----------------|-------------------|---------------|---------------|-------------|-------------|
| 0          | 0             | 1           | 0            | 1          | Х             | Х              | 0                 | 0             | 01            | 0           | Х           |
| 1          | Х             | 0           | Х            | 0          | Х             | Х              | 0                 | Х             | XX            | Х           | Х           |
| 0          | XX            | 0           | Х            | 0          | X             | Х              | 0                 | 10/11         | 00/10         | 1           | Х           |
| 0          | XX            | 0           | X            | 0          | X             | X              | 0                 | 11/10         | 01            | 0           | X           |
| 0          | 10            | 1           | 1            | 0          | X             | Х              | 0                 | XX            | XX            | Х           | 1           |
|            |               |             |              |            |               |                |                   |               |               |             |             |

# F20: Multicycle Datapath Design

Consider a new LC2K I-type swap instruction:

Execution semantics of this instruction is as follows:

 $\begin{array}{ll} \mathsf{Mem}[\mathsf{regA} + \mathsf{offset}] & = \mathsf{regB} \\ \mathsf{regB} & = \mathsf{tmp} \end{array}$ 



Points: \_\_\_/20

a. Implement swp in the multi-cycle data-path in five or fewer cycles. Specify the operations for swp in each cycle. Provide an informal description (few words) followed by exact changes to the multicycle state. Assume [data\_reg] stores the value read from memory. [10 pts]

You may not need to fill all the blanks.

Cycle 5:

b. Specify the control signals for each cycle for swp:

| <br>• | $\sim$ | pts |
|-------|--------|-----|
| <br>1 | 11     | nte |
|       | v      | บเอ |

| Cycle | PC<br>(en) | MUX<br>(addr) | MEM<br>(en) | MEM<br>(r/w) | IR<br>(en) | MUX<br>(dest) | MUX<br>(rdata) | Reg<br>(en) | MUX<br>(alu1) | MUX<br>(alu2) | ALU (op)<br>0: add<br>1: nor |
|-------|------------|---------------|-------------|--------------|------------|---------------|----------------|-------------|---------------|---------------|------------------------------|
| 1     | 0          | 0             | 1           | 0            | 1          | Х             | Х              | 0           | 0             | 01            | 0                            |
| 2     | 1          | Х             | 0           | Х            | 0          | Х             | Х              | 0           | Х             | XX            | Х                            |
| 3     | 0          | X             | 0           | X            | 0          | X             | X              | 0           | 1             | 11            | 0                            |
| 4     | 0          | 1             | 1           | 0            | 0          | X             | X              | 0           | 1             | 11            | 0                            |
| 5     | 0          | 1             | 1           | 1            | 0          | 0             | 0              | 1           | X             | XX            | X                            |

## W21 Multi-cycle Datapath Design

Consider a new LC2K I-type instruction:

accmems regA regB stride

The goal of this instruction is to facilitate strided accumulation of the data in the memory. Execution semantics of this instruction is as follows:

Points: \_\_\_/20



a) You have been asked to change the LC2K multi-cycle datapath to support the new instruction. We can **only modify the MUXes** (and add any necessary connections to them). Note that none of the MUXes should have more than four inputs to them. Describe your changes to datapath below. (accmems **should take 5 cycles or less** to complete) (5pts)

| Example: MUX_example1: DATA_REG added to input 10. | MUX_example2: NA // Leave blank or type NA if unchanged. |
|----------------------------------------------------|----------------------------------------------------------|
| MUX_addr:                                          | MUX_dest:                                                |
| Add valA to input 10                               | Add regA (bits 19-21) to input 10                        |
| MUX_rdata:                                         | MUX_alu1:                                                |
| N/A                                                | Add DATA_REG to input 10                                 |
| MUX_alu2                                           |                                                          |
| N/A                                                |                                                          |

b) Implement accmems in the multi-cycle data-path in five or fewer cycles. Specify the operations for each cycle. Provide an informal description (few words) followed by exact changes to the multicycle state. Assume [data\_reg] stores the value read from memory. (10 pts) You may not need to fill all the blanks.

```
Cycle 1: Fetch

[Instruction_Reg] = Mem[PC]

[ALU_Result] = PC + 1

Cycle 2: Decode

[PC] = [ALU_Result]

Read register values

Cycle 3:

____[DATA_REG]__ = ____MEM[valA]___

___[ALU_Result]__ = ____valA + offset/stride__

Cycle 4:

_____[regA]__ = ____[ALU_Result]__

____[ALU_Result]__ = ____[DATA_REG] + valB__

Cycle5:

_____[regB]__ = ____[ALU_Result]__

= _____[ALU_Result]__ = _____[ALU_Result]____
```

- c) Write the control signals for all the cycles needed for the "accmems" instruction on the modified datapath after your connections have been added. (5 pts) You can assume the following things:
  - All connections added to any mux are added at the bottom of the mux
  - The select bits for extended muxes may need to be increased from the original mux

| PC<br>(en) | MUX<br>(addr) | MEM<br>(en) | MEM<br>(r/w) | IR<br>(en) | MUX<br>(dest) | MUX<br>(rdata) | Reg<br>(write en) | MUX<br>(alu1) | MUX<br>(alu2) | ALU<br>(op) |
|------------|---------------|-------------|--------------|------------|---------------|----------------|-------------------|---------------|---------------|-------------|
| 0          | 0             | 1           | 0            | 1          | Х             | Х              | 0                 | 0             | 01            | 0           |
| 1          | Х             | 0           | Х            | 0          | Х             | Х              | 0                 | Х             | XX            | Х           |
| 0          | 10            | 1           | 0            | 0          | X             | X              | 0                 | 01            | 11            | 0           |
| 0          | XX            | 0           | Х            | 0          | 10            | 1              | 1                 | 10            | 00            | 0           |
| 0          | XX            | 0           | X            | 0          | 00            | 1              | 1                 | XX            | XX            | X           |
|            |               |             |              |            |               |                |                   |               |               |             |
|            |               |             |              |            |               |                |                   |               |               |             |